## BALASORE SCHOOL OF ENGINEERING ## LESSON PLAN FOR 5<sup>1H</sup> SEMESTER SESSION - 2022-23 ranch:-Electrical Engineering SEMESTER: - 5TH UBJECT:- Digital electronics & Microprocessor THEORY - 03 ame of the Teacher:- Er. B.D. PANDA. (Sec- B) ## PRIORITY OF CHAPTER | | Ch.<br>No | Mont | h | Date | Name of the Chapter/ Objectives | No. of<br>periods<br>required<br>as per<br>syllabus | No. of<br>periods<br>available<br>as per<br>plan | |-----|---------------|------|-----|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|--------------------------------------------------| | | | | | | 1. BASICS OF DIGITAL ELECTRONICS | | | | 1,2 | | | - 4 | /8/2023 &<br>8/8/2023 | 1.1 Binary, Octal, Hexadecimal number systems and compare with Decimal system. | | | | 3,4 | | | 4 | 1/8/2023 & | 1.2 Binary addition, subtraction, | | | | 5,4 | | | 5 | 5/8/2023 | Multiplication and Division. | 4 | | | 5 | | | | 8/8/2023 | numbers for a binary number | | | | 6 | | | | 10/8/2023 | complement method. | | | | 7 | | | | 11/8/2023 | 1.5 Use of weighted and Un-weighted codes & write Binary equivalent number for a number in 8421, Excess-3 and Gray Code and viceversa. | 15 | 14 | | 8 | | | | 12/8/2023 | 1.6 Importance of parity Bit. | 2 | | | 9 | | | | 17/8/2023 | 1.8 Realize AND, OR, NOT operations using NAND, NOR gates. | g | | | 10 | 0 | | AUG | 18/8/2023 | 1.9 Different postulates and De-Morgan's theorems in Boolean algebra. | | | | | $\overline{}$ | | | 19/8/2023 | 1.10 Use Of Boolean Algebra For | | 1 | | 1 | 1, | | | & | Simplification Of Logic Expression | - | | | 1 | 12 | 1 | | 21/8/2023 | | | | | | 12 | | | 22/8/2023 | | | silve d | | 13, | 14 | | | & | Simplification Of SOP And POS Logic | | 1 1 1 1 | | 1 | 14 | | | 24/8/2023 | Expression Using K-Map. | | | | 1 | | 2 | | | 2. COMBINATIONAL LOGIC CIRCUITS | | - 1 | | | | | | | 2.1 Give the concept of combinational log | gic | - 1 | | | 15 | | | 25/8/203 | circuits. 2.2 Half adder circuit and verify it functionality using truth table. | S | | | only and NOR gates only. 28/8/2023 | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | operation with truth table. 29/8/2023 | | and an OR – gate and write truth table 29/8/2023 and an OR – gate and write truth table 20 2.6 Full subtractor circuit and explain its operation with truth table. 2.7 Operation of 4 X 1 Multiplexers and 1 X 4 demultiplexer 2.8 Working of Binary-Decimal Encoder & 3 X 8 Decoder. 2.9 Working of Two bit magnitude comparator. 23 2.9 Working of Two bit magnitude comparator. 3. SEQUENTIAL LOGIC CIRCUITS 3.1 Give the idea of Sequential logic circuits. 24 7/9/2023 3.2 State the necessity of clock and give the concept of level clocking and edge triggering, 8/9/2023 3.3 Clocked SR flip flop with preset and clear | | 29/8/2023 and an OR – gate and write truth table 31/8/2023 2.6 Full subtractor circuit and explain its operation with truth table. 1/9/2023 2.7 Operation of 4 X 1 Multiplexers and 1 X 4 demultiplexer 2/9/2023 2.8 Working of Binary-Decimal Encoder & 3 X 8 Decoder. 4/9/2023 2.9 Working of Two bit magnitude comparator. 5/9/2023 CLASS TEST 3. SEQUENTIAL LOGIC CIRCUITS 3.1 Give the idea of Sequential logic circuits. 7/9/2023 3.2 State the necessity of clock and give the concept of level clocking and edge triggering, 8/9/2023 3.3 Clocked SR flip flop with preset and clear | | operation with truth table. 1/9/2023 2.7 Operation of 4 X 1 Multiplexers and 1 X 4 demultiplexer 2/9/2023 2.8 Working of Binary-Decimal Encoder & 3 X 8 Decoder. 4/9/2023 2.9 Working of Two bit magnitude comparator. 5/9/2023 CLASS TEST 3. SEQUENTIAL LOGIC CIRCUITS 3.1 Give the idea of Sequential logic circuits. 7/9/2023 3.2 State the necessity of clock and give the concept of level clocking and edge triggering, 8/9/2023 3.3 Clocked SR flip flop with preset and clear | | 20 1/9/2023 2.7 Operation of 4 X 1 Multiplexers and 1 X 4 demultiplexer 2/9/2023 2.8 Working of Binary-Decimal Encoder & 3 X 8 Decoder. 4/9/2023 2.9 Working of Two bit magnitude comparator. 5/9/2023 CLASS TEST 3. SEQUENTIAL LOGIC CIRCUITS 3.1 Give the idea of Sequential logic circuits. 7/9/2023 3.2 State the necessity of clock and give the concept of level clocking and edge triggering, 8/9/2023 3.3 Clocked SR flip flop with preset and clear | | demultiplexer 2/9/2023 | | 21 2/9/2023 2.8 Working of Binary-Decimal Encoder & 3 X 8 Decoder. 4/9/2023 2.9 Working of Two bit magnitude comparator. 5/9/2023 CLASS TEST 3. SEQUENTIAL LOGIC CIRCUITS 3.1 Give the idea of Sequential logic circuits. 7/9/2023 3.2 State the necessity of clock and give the concept of level clocking and edge triggering, 8/9/2023 3.3 Clocked SR flip flop with preset and clear | | 8 Decoder. 4/9/2023 2.9 Working of Two bit magnitude comparator. 5/9/2023 CLASS TEST 3. SEQUENTIAL LOGIC CIRCUITS 3.1 Give the idea of Sequential logic circuits. 7/9/2023 3.2 State the necessity of clock and give the concept of level clocking and edge triggering, 8/9/2023 3.3 Clocked SR flip flop with preset and clear | | 5/9/2023 CLASS TEST 3. SEQUENTIAL LOGIC CIRCUITS 3.1 Give the idea of Sequential logic circuits. 7/9/2023 3.2 State the necessity of clock and give the concept of level clocking and edge triggering, 8/9/2023 3.3 Clocked SR flip flop with preset and clear | | 3. SEQUENTIAL LOGIC CIRCUITS 3.1 Give the idea of Sequential logic circuits. 7/9/2023 3.2 State the necessity of clock and give the concept of level clocking and edge triggering, 8/9/2023 3.3 Clocked SR flip flop with preset and clear | | 3.1 Give the idea of Sequential logic circuits. 7/9/2023 3.2 State the necessity of clock and give the concept of level clocking and edge triggering, 8/9/2023 3.3 Clocked SR flip flop with preset and clear | | 7/9/2023 3.2 State the necessity of clock and give the concept of level clocking and edge triggering, 8/9/2023 3.3 Clocked SR flip flop with preset and clear | | concept of level clocking and edge triggering, 8/9/2023 3.3 Clocked SR flip flop with preset and clear | | concept of level clocking and edge triggering, 8/9/2023 3.3 Clocked SR flip flop with preset and clear | | 25 8/9/2023 3.3 Clocked SR flip flop with preset and clear | | 1201 1 0/3/2020 1 | | l linputs. | | | | 3.5 Construct level clocked JK flip flop using 9/9/2023 S-R flip-flop and explain with truth table | | | | 27 3.6 Concept of race around condition and | | study of master slave JK flip flop. | | 3.7 Give the truth tables of edge triggered D and T flip flops and draw their symbols. | | 12/5/2020 and 1 mp nops and draw their symbols. | | 29 SEPT 14/9/2023 3.8 Applications of flip flops. | | 3.9 Define modulus of a counter | | 30 3.10 4-bit asynchronous counter and its timing diagram. | | 3 11 Asynchronous decade counter | | 31 16/9/2023 3.11 Asynchronous decade counter. 3.12 4-bit synchronous counter. | | 3.13 Distinguish between synchronous and | | 32 21/9/2023 asynchronous counters. | | 3.14 State the need for a Register and list the four types of registers. | | 3.15 Working of SISO SIPO PISO PIDO | | Register with truth table using flip flop. | | 4 4. 8085 MICROPROCESSOR | | 4.1 Introduction to Microprocessors, 23/9/2023 Microcomputers | | 04, | | 35 4.2 Architecture of Intel 8085A 25/9/2023 Microprocessor and description of each block. | | 36 | | 36 4.3 Pin diagram and description. | | 37<br>38<br>39<br>40<br>41<br>42<br>43<br>44<br>45<br>46,<br>47,<br>48 | | ост | 30/9/2023<br>3/10/2023<br>5/10/2023<br>6/10/2023<br>7/10/2023<br>10/10/2023<br>12/10/2023<br>&<br>13/10/2023<br>&<br>13/10/2023 | <ul> <li>4.4 Stack, Stack pointer &amp; stack top</li> <li>4.5 Interrupts</li> <li>4.6 Opcode &amp; Operand,</li> <li>4.7 Differentiate between one byte, two byte &amp; three byte instruction with example.</li> <li>4.8 Instruction set of 8085 example</li> <li>4.9 Addressing mode</li> <li>4.10 Fetch Cycle, Machine Cycle, Instruction Cycle, T-State</li> <li>4.11 Timing Diagram for memory read, memory write, I/O read, I/O write</li> <li>4.12 Timing Diagram for 8085 instruction</li> <li>4.13 Counter and time delay.</li> <li>4. 14 Simple assembly language programming of 8085.</li> </ul> | 20 | 15 | |------------------------------------------------------------------------|---|-----|---------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|----| | 49 | | | 14/10/2023<br>30/10/2023 | CLASS TEST | | | | | 5 | | | 5. INTERFACING AND SUPPORT CHIPS | | | | 50,<br>51 | | | 31/10/2023<br>&<br>2/11/2023 | 5.1 Basic Interfacing Concepts, Memory mapping & I/O mapping | | | | 52 | | | | 5.2 Functional block diagram and description | | _ | | 53 | | NOV | 4/11/2023 | of each block of Programmable peripheral interface intel 8255 | 10 | 5 | | 54 | | NOV | 6/11/2023 | 5.3 Application using 8255: Seven segment LED display, Square wave generator, Traffic light controller | | | | Month | Chapter | Remark | |-------|--------------------|--------| | AUG | Ch-1,CH-2.6 | | | SEPT | CH-2.7,CH-3,CH-4.7 | | | ОСТ | Ch-4.8-CH-4.14 | | | NOV | Ch-5 | | SIGNATURE OF SIGNATURE OF HOD SIGNATURE OF LECTURER